학술논문
A Study on the Correlation Between Board Level Drop Test Experiment and Simulation
이용수 0
- 영문명
- 발행기관
- 한국마이크로전자및패키징학회
- 저자명
- Tae Min Kang Dae Woong Lee You Kyung Hwang Qwan Ho Chung Byun Kwang Yoo
- 간행물 정보
- 『마이크로전자 및 패키징학회지』제18권 제2호, 35~41쪽, 전체 7쪽
- 주제분류
- 공학 > 산업공학
- 파일형태
- 발행일자
- 2011.06.30

국문 초록
영문 초록
Recently, board level solder joint reliability performance of IC packages during drop impact becomes a great concern to semiconductor and electronic product manufacturers. The handheld electronic products are prone to being dropped during their useful service life because of their size and weight. The IC packages are susceptible to solder joint failures, induced by a combination of printed circuit board (PCB) bending and mechanical shock during impact. The board level drop testing is an effective method to characterize the solder joint reliability performance of miniature handheld products. In this paper, applying the JEDEC (JESD22-B111) standard present a finite element modeling of the FBGA. The simulation results revealed that maximum stress was located at the outermost solder ball in the PCB or IC package side, which consisted well with the location of crack initiation observed in the failure analysis after drop reliability tests.
목차
1. Introduction
2. Theoretical Analysis
3. Drop Test Experiment
4. Drop Test Simulation
5. Correlation of Experiment & Simulation Results
6. Conclusions
References
해당간행물 수록 논문
참고문헌
최근 이용한 논문
교보eBook 첫 방문을 환영 합니다!
신규가입 혜택 지급이 완료 되었습니다.
바로 사용 가능한 교보e캐시 1,000원 (유효기간 7일)
지금 바로 교보eBook의 다양한 콘텐츠를 이용해 보세요!
